Espressif Systems /ESP32-C6 /EXTMEM /L1_ICACHE1_PRELOCK_SCT0_ADDR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as L1_ICACHE1_PRELOCK_SCT0_ADDR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0L1_ICACHE1_PRELOCK_SCT0_ADDR

Description

L1 instruction Cache 1 prelock section0 address configure register

Fields

L1_ICACHE1_PRELOCK_SCT0_ADDR

Those bits are used to configure the start virtual address of the first section of prelock on L1-ICache1, which should be used together with L1_ICACHE1_PRELOCK_SCT0_SIZE_REG

Links

() ()